OPTIMIZATION OF ONE BIT FULL ADDERS EMBEDDED IN REGULAR STRUCTURES

Kazuo Iwano
Kenneth Steiglitz

Dept. of Computer Science
Princeton University
Princeton, NJ 08544

TR-031-86
Optimization of One-Bit Full Adders Embedded

in Regular Structures†

Kazuo Iwano
Kenneth Steiglitz

Dept. of Computer Science
Princeton University
Princeton, NJ 08544

Abstract

We study the problem of optimizing the transistor sizes in the one-bit nMOS full adder either isolated or embedded in a regular array.

A local optimization method that we call the critical-path optimization method is developed. In this method two parameters at a time are changed along the critical path until a locally optimal choice of transistor sizes is found. The critical-path optimization method uses the Berkeley VLSI tools and the hierarchical layout language ALLENDE developed at Princeton.

First, we optimize the isolated one-bit full adder implemented in three ways: as a PLA, Data Selector, and with Random Logic. The details of the critical-path optimization method and Power-Time tradeoff curves are illustrated here.

Second, we optimize the one-bit full adder embedded in a simple array multiplier. The entire $3 \times 3$, $4 \times 4$, $8 \times 8$ and $10 \times 10$ multipliers are optimized and their local optima are compared. Because the optimization of the entire circuit becomes less practical when the circuit becomes larger, we develop a method that makes use of circuit regularity. We prove that some small array of one-bit full adders, called the canonical configuration, has the same local optima as the $n \times n$ multiplier for large $n$, with the criterion of minimizing the delay time $T$. Hence we can greatly reduce the computation load by optimizing this canonical configuration instead of optimizing the entire circuit. Experimental results confirm the effectiveness of this approach.

1. Introduction

Regular arrays of cells are used often in custom chips for digital signal processing. Such regular arrays lead to designs that are easy to lay out efficiently and have high throughput. For example, bit-parallel and bit-serial multipliers can

† This work was supported in part by NSF Grant ECS-8414674, U. S. Army Research-Durham Contract DAAG29-85-K-0191, DARPA Contract N00014-82-K-0549, ONR Grant N00014-83-K-0275, and IBM-Japan.
be constructed from one- and two-dimensional arrays of one-bit full adders, as well as a wide variety of pipelined FIR and IIR filters (see, for example, [1-5, 9, 12, 16, 25]). This paper is aimed at the problem of optimizing such large arrays. The technology used throughout is 4 μ nMOS, but the general approach described is applicable to other technologies as well.

We will develop what we call the critical-path optimization method. This is a heuristic method for finding a locally optimal choice of transistor sizes by using systematic variation of the parameters along the critical path. The optimization loop uses the Berkeley tools [15] CRYSTAL (for timing) [19], POWEST (for estimating the power consumption), and the constraint-based high level layout language ALLENDE, developed at Princeton [11, 13]. We illustrate the critical-path optimization method and resulting Power-Time tradeoff curves by optimizing an isolated one-bit full adder implemented in three topologies, namely: the PLA, Data Selector, and with Random Logic.

Investigating the optimization of the one-bit full adder embedded in an array multiplier, we will next study how to take advantage of a circuit's regularity to reduce the optimization workload. Here we develop the canonical configuration method, which is shown to be practical for optimizing large regular structures. We will analyze the critical paths of the n×n multiplier using a finite automaton, and extract its canonical configuration. Then we will prove that the optimization of this canonical configuration provides, in the limit of large n, the same local optima as the n×n multiplier.

The problem of optimizing the transistor sizes has been studied by several authors. ANDY, developed by Trimberger [17], sizes transistors in a symbolic description of a chip to match the load the transistors are driving, then performs power optimization off the critical path. L. A. Glasser and L. P. J. Hoyte [6] developed what they called macro models of VLSI circuits and optimize the transistor sizes in a critical path. However their macro model is sometimes inaccurate and leads them to errors of as much as 70% when compared with the SPICE [15] circuit simulation. Matson [14] improved their macro models to be more accurate and computationally faster, and used them for nonlinear optimization of transistor sizing. Other related work is reported by Strojwas, Nassif and Director [18] and N. Jouppi [23]. Our efforts will concentrate on taking advantage of circuit regularity to make practical the optimization of large arrays.

2. Critical-path optimization method

The design of VLSI chips often involves the difficult task of effecting tradeoffs among three important measures, that is: the delay time T; the peak or average power dissipation P_max or P_avg; and the area A. There are many circuit choices which can be used for controlling these tradeoffs: For example, we can
control the choice of an appropriate topology, use precharging, super buffers, insert or delete logic stages to control the appropriate fanout factor, etc. However we will concentrate in this paper on the choice of pulldown diffusion widths, because the problem of sizing transistors is important but very tedious work for chip designers, and lends itself well to efficient solution by automated methods.

The constraint-based high-level layout language ALLENDE [13] enables us to parameterize a circuit; that is, ALLENDE accepts a circuit parameter vector \( \pi \) and produces the layout \( C(\pi) \). Since the circuit performance (such as the delay time \( T \), the power dissipation \( P \), the area \( A \), etc.) is determined by the circuit, the vector \( (P, T, A) \) can be expressed as a function of \( C \). Since the circuit \( C \) is parameterized as \( C(\pi) \), the vector \( (P, T, A) \) can finally be expressed as a function of \( g(\pi) \).

In general, therefore, our optimization can be formalized as follows:

\[
\min_{\pi} f(P, T, A) = g(\pi)
\]

subject to constraints on \( P, T, \text{and/or} A \).

Here \( f(\cdot) \) is the cost function to be optimized, and \( \pi \) is a circuit parameter vector \( \pi = (d_1, d_2, \ldots, d_n) \). Since we optimize the transistor sizes of pulldowns, we treat each pullup/pulldown pair as a node. Typically, each node represents an inverter, NAND, or NOR gate. Each layout is characterized by the parameter vector \( \pi = (d_1, d_2, \ldots, d_n) \), which means that the pulldown diffusion width of node \( i \) is \( d_i \lambda \). We also use the vector \( \kappa = (k_1, k_2, \ldots, k_n) \) to mean that the pullup to pulldown ratio of node \( i \) is \( k_i \) [22]. The vector \( \kappa \) is fixed for each circuit.

The choice of the cost function \( f(\cdot) \) and constraints depends on the design issues. For example, in one application the clock period may be fixed at a known value \( T_0 \), and it would therefore be senseless to make the cell faster. On the other hand, peak power may be a real constraint because of heat dissipation limitations. At the same time it may be important to keep the area small so as to fit as many cells on one chip as possible. We might, therefore, try to minimize some measure of the peak power and area (the product, \( P_{\text{max}} T \), for example), while enforcing the constraint \( T \leq T_0 \). In other applications speed may be critical, and it may be important to minimize \( T \) while observing constraints on \( P \) and \( A \), and so on. In general, we would like to have enough information about the tradeoffs among the measures \( P, T \) and \( A \) to make intelligent design decisions. As we will see, the \( P-T \) tradeoff is often of most interest, since the area is often a less sensitive function of design parameters (at least for fixed topology).
3. Implementation of the critical-path optimization

We use a heuristic optimization method based on a critical path, and we will call our optimization method a critical-path optimization method. The general concept of the method is shown in Fig. 1. A circuit $C(\pi)$ is generated based on a circuit parameter $\pi$. The cost function $f(C)$ of the circuit $C(\pi)$ is computed next. Then a desired variation $\delta(\pi)$ of the parameter vector $\pi$ is computed, based on the critical path. Finally $\delta(\pi)$ is added to $\pi$ and the new parameter $(\pi + \delta\pi)$ replaces $\pi$ if its cost is better. This is repeated until a local optimum is found. Fig. 2 shows a detailed flowchart of our implementation, which uses the tools ALLENDE, MEXTRA, CRYSTAL, POWEST. A short description of each follows below:

1) **ALLENDE**
This procedural constraint-based VLSI layout language produces an integrated circuit layout in Caltech Intermediate Form (CIF) corresponding to the specified circuit parameter $\pi$ [14].

2) **MEXTRA**
MEXTRA reads CIF and extracts the nodes to create a circuit description for further analysis [15].

3) **CRYSTAL**
CRYSTAL is used for finding the critical path and the delay time of the circuit [15, 19].

4) **POWEST**
POWEST is used for finding the average and maximum power consumption of the circuit [15].

The basic approach we take will be to search for local improvements from random initial designs. The search strategy will be to consider all single or double changes of the current parameter vector $\pi$ along the critical path. The idea is that the critical path indicates which parameters are most important to performance at any given point in the analysis. The "$k$-change" method is described below in general, with simple and double change corresponding to $k = 1$ and 2.

Given a current parameter vector $\pi = (d_1, d_2, ..., d_n)$ and the critical path nodes which are on a critical path, say $cpn = (d_{i_1}, d_{i_2}, ..., d_{i_m})$, the "$k$-change" method picks $k$ nodes from $cpn$, say $d_{j_1}, d_{j_2}, ..., d_{j_k}$, then changes each of $d_{j_l}$, $1 \leq l \leq k$ by one unit and keeps the others the same. For example, "2-change" produces $m \times 2^2 = 2m(m - 1)$ sets of parameters. Then each parameter is analyzed in a fixed order. When the first cost improvement is met, the current parameter is picked as the parameter for the next iteration. That is, the first improvement found is adopted.
4. Full-adder circuit implementations

We used the one-bit full adder circuit as an example for experiments because it is relatively simple, but is a basic arithmetic logic circuit and has a wide variety of uses. The one-bit full-adder circuit can be implemented in many ways. We chose three kinds of circuits: the PLA, Data Selector, and Random Logic. All implemented circuits have been verified by ESIM [15] or SIMULATE [13].

1) **PLA** Fig. 3a shows the full-adder circuit diagram implemented by a programmable logic array (PLA). The π and κ of the PLA are as follows:

π = ( d_{\text{and}_1}, \ldots, d_{\text{and}_4}, d_{\text{or}_1}, d_{\text{or}_2}, d_{\text{in}_1}, d_{\text{in}_2}, d_{\text{out}_1}, d_{\text{out}_2} )

κ = ( 4,4,4,4,4,4,4,4,4,4,4,4,4,4 )

2) **Data Selector** Fig. 3b shows the full-adder circuit diagram of a Data Selector implementation [20]. The following truth table is used.

<table>
<thead>
<tr>
<th>C_i</th>
<th>S_i</th>
<th>S_o</th>
<th>C_o</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0</td>
<td>A</td>
<td>C_i (or S_i)</td>
<td></td>
</tr>
<tr>
<td>0 1</td>
<td>A</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>1 0</td>
<td>A</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>1 1</td>
<td>C_i (or S_i)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

This circuit selects inputs (A, \overline{A}, or C_i) instead of calculating S_o and C_o.

Here C_i is the input carry signal, C_o is the output carry signal, and S_o is the output sum signal. A and S_i denote the two other inputs. This layout has the following 7 parameters.

π = ( d_A, d_{S_o}, d_{C_i}, d_{C_o}, d_{C_i}, d_{S_o} )

κ = ( 4,4,4,8,4,8,8 )

3) **Random Logic** Fig. 3c shows the circuit diagram of the Random Logic implementation [21]. This layout has the following 4 parameters: one node for computing carry, one for sum, one for carry, and one for sum.

π = ( d_{C_o}, d_{C_i} )

κ = ( 8,12,4,4 )

The following logical equations describe the circuit:

\[ C_o = A \cdot (S_i + C_i) + C_i \cdot S_i \]

\[ S_o = \overline{C_o} \cdot (A + S_i + C_i) + C_i \cdot S_i \cdot A. \]
5. Computational results of the full-adder circuits optimization

Table 1 shows a comparison of the performance of our implementations. Each row represents one point locally optimal with respect to T. The units of A, \( P_{ave} \),  \( P_{max} \),  \( T \),  \( APT \) and  \( PT \) are \( 10^3 \cdot \lambda^2 \), (mW), (mW), ns, \((10^{-12} \cdot \lambda^2 \cdot W \cdot ns)\) and \((10^{-8} \cdot W \cdot ns)\) respectively in all tables.

<table>
<thead>
<tr>
<th>type</th>
<th>A</th>
<th>( P_{ave} )</th>
<th>( P_{max} )</th>
<th>T</th>
<th>APT</th>
<th>PT</th>
</tr>
</thead>
<tbody>
<tr>
<td>PLA</td>
<td>21.2</td>
<td>7.2</td>
<td>10.1</td>
<td>9.7</td>
<td>2074</td>
<td>980</td>
</tr>
<tr>
<td></td>
<td>21.3</td>
<td>7.5</td>
<td>10.6</td>
<td>9.7</td>
<td>2185</td>
<td>1026</td>
</tr>
<tr>
<td>Data Selector</td>
<td>8.2</td>
<td>3.3</td>
<td>5.2</td>
<td>14.7</td>
<td>628</td>
<td>760</td>
</tr>
<tr>
<td></td>
<td>8.4</td>
<td>3.5</td>
<td>5.6</td>
<td>14.7</td>
<td>699</td>
<td>830</td>
</tr>
<tr>
<td>Random Logic</td>
<td>9.3</td>
<td>1.7</td>
<td>2.4</td>
<td>7.2</td>
<td>161</td>
<td>173</td>
</tr>
<tr>
<td></td>
<td>9.3</td>
<td>1.8</td>
<td>2.6</td>
<td>7.3</td>
<td>179</td>
<td>197</td>
</tr>
</tbody>
</table>

Table 1. Performance comparison (one-bit full adder)

Fig. 4 shows \( P_{max} \ vs \ T \) curves of the one-bit full adder for different topologies when minimizing \( T \). These \( P_{max} \ vs \ T \) tradeoff curves are obtained as follows: During a critical-path optimization process, every time a current parameter \( \pi \) shows an improvement in cost (in this case, \( T \)), we plot the associated values of \( P_{max}(\pi) \) and \( T(\pi) \). We then obtain a trajectory from each initial random starting point to a locally optimal point. By drawing an envelope of these points on many trajectories, we finally obtain an approximate \( P_{max} \ vs \ T \) tradeoff curve.

As shown in Fig. 4, the \( P_{max} \ vs \ T \) tradeoff curve of the Random Logic circuit is below that of the Data Selector circuit and that of the PLA.

<table>
<thead>
<tr>
<th>type</th>
<th>A</th>
<th>( P_{ave} )</th>
<th>( P_{max} )</th>
<th>T</th>
<th>APT</th>
<th>PT</th>
</tr>
</thead>
<tbody>
<tr>
<td>PLA</td>
<td>228</td>
<td>424</td>
<td>421</td>
<td>135</td>
<td>1288</td>
<td>566</td>
</tr>
<tr>
<td>Data Selector</td>
<td>88</td>
<td>194</td>
<td>217</td>
<td>204</td>
<td>390</td>
<td>439</td>
</tr>
<tr>
<td>Random Logic</td>
<td>100</td>
<td>100</td>
<td>100</td>
<td>100</td>
<td>100</td>
<td>100</td>
</tr>
</tbody>
</table>

Table 2. Normalized performance comparison (1-bit full adder)

Table 2 shows a normalized performance comparison of the best locally optimal point for each layout, minimizing T. The Random Logic seems to be the best choice in all respects except A. The product \( P_{max} T \) of the Random Logic is about 1/4.4 that of the Data Selector, while it is about 1/5.7 that of the PLA.

Table 3 below is the performance comparison table between the T-locally optimal circuit and the circuit designed using the minimum sizes (2\( \lambda \)). Our optimization shows a good improvement of the delay time (improvement from
55% to 73% in any implementation. Matson optimized the same Random Logic circuit and obtained a delay time of 8.0 ns in [14], while our locally optimal circuit has 7.2 ns, providing an independent check of the effectiveness of our optimization method.

\[
\begin{array}{cccc}
\text{type} & \text{cost} & \text{PLA} & \text{Data Selector} & \text{Random Logic} \\
\hline
\text{min size (ns)} & T & 21.7 & 53.2 & 26.9 \\
\text{T-opt (ns)} & T & 9.7 & 14.7 & 7.2 \\
\text{improvement} & T & -55.2\% & -72.3\% & -73.2\%
\end{array}
\]

Table 3. Performance improvement ratio

6. Full optimization of \(n \times n\) multipliers

In this section we take up the problem of optimizing the one-bit full adder when it is embedded in a regular array, using the array multiplier illustrated in Fig. 5a for 4 bits.

Complete layouts of the 3\(\times\)3, 4\(\times\)4, 8\(\times\)8, and 10\(\times\)10 multipliers were optimized using the critical-path optimization method. Fig. 6 shows the possible tradeoff of power against delay time obtained in the same way as Fig. 4.

Table 4 gives the results of starting from 11 different initial parameter vectors. They are yielding only four distinct local optima, corresponding to the parameters \(\pi_1 = (4,16,8,8,8)\), \(\pi_2 = (8,16,8,8,8)\), \(\pi_3 = (12,12,8,8,8)\), and \(\pi_4 = (12,16,8,8,8)\). Note that in Table 4, ** indicates that the associated \(\pi\) is not a local optimum.

As we can see in Table 5, the running time of this optimization method increases quickly with the size of the array, growing approximately as the number of basic cells in the circuit, or \(n^2\) for an \(n \times n\) multiplier. This means that optimizing the entire circuit at once is a very costly operation, practical for a relatively small circuit, but not for large circuits. We will see later how to take advantage of the circuit regularity to reduce the computational workload.
<table>
<thead>
<tr>
<th>type</th>
<th>cost</th>
<th>(\pi_1)</th>
<th>(\pi_2)</th>
<th>(\pi_3)</th>
<th>(\pi_4)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3 x 3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(T)</td>
<td>78.9</td>
<td>78.6</td>
<td>74.1</td>
<td>80.7((**))</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{max}})</td>
<td>30.1</td>
<td>32.9</td>
<td>32.9</td>
<td>32.9</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{ave}})</td>
<td>18.4</td>
<td>20.5</td>
<td>20.5</td>
<td>20.5</td>
<td></td>
</tr>
<tr>
<td>(A)</td>
<td>82.7</td>
<td>84.0</td>
<td>82.4</td>
<td>87.9</td>
<td></td>
</tr>
<tr>
<td>4 x 4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(T)</td>
<td>118.9</td>
<td>118.1</td>
<td>110.2</td>
<td>120.3((**))</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{max}})</td>
<td>54.6</td>
<td>60.2</td>
<td>60.2</td>
<td>60.2</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{ave}})</td>
<td>33.4</td>
<td>37.6</td>
<td>37.6</td>
<td>37.6</td>
<td></td>
</tr>
<tr>
<td>(A)</td>
<td>152.3</td>
<td>154.7</td>
<td>151.5</td>
<td>162.0</td>
<td></td>
</tr>
<tr>
<td>8 x 8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(T)</td>
<td>279.6</td>
<td>277.1</td>
<td>377.9((**))</td>
<td>283.5</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{max}})</td>
<td>224.7</td>
<td>251.0</td>
<td>224.6</td>
<td>251.0</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{ave}})</td>
<td>138.4</td>
<td>158.1</td>
<td>138.3</td>
<td>158.1</td>
<td></td>
</tr>
<tr>
<td>(A)</td>
<td>636.2</td>
<td>646.6</td>
<td>632.9</td>
<td>678.8</td>
<td></td>
</tr>
<tr>
<td>10 x 10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(T)</td>
<td>359.2</td>
<td>355.9</td>
<td>487.2((**))</td>
<td>364.1</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{max}})</td>
<td>353.0</td>
<td>395.3</td>
<td>352.9</td>
<td>395.3</td>
<td></td>
</tr>
<tr>
<td>(P_{\text{ave}})</td>
<td>217.7</td>
<td>249.4</td>
<td>217.6</td>
<td>249.4</td>
<td></td>
</tr>
<tr>
<td>(A)</td>
<td>1001.7</td>
<td>1018.1</td>
<td>996.5</td>
<td>1069.3</td>
<td></td>
</tr>
</tbody>
</table>

Table 4. Local optima (\(**\) means that this is not a local optimum.)

<table>
<thead>
<tr>
<th></th>
<th>m33</th>
<th>m44</th>
<th>m88</th>
<th>m1010</th>
</tr>
</thead>
<tbody>
<tr>
<td>#(basic cells)</td>
<td>6</td>
<td>12</td>
<td>56</td>
<td>90</td>
</tr>
<tr>
<td>cpu (one point)</td>
<td>2 min.</td>
<td>3 min.</td>
<td>14 min.</td>
<td>22 min.</td>
</tr>
<tr>
<td>average # of (iterations)</td>
<td>5.0</td>
<td>5.1</td>
<td>5.0</td>
<td>6.0</td>
</tr>
<tr>
<td>average # (points searched)</td>
<td>61</td>
<td>84</td>
<td>61</td>
<td>100</td>
</tr>
</tbody>
</table>

Table 5. Optimization computing cost

In the next section we will define a class of circuits consisting of rectangular arrays of one-bit full adders. In succeeding sections, we will analyze the critical paths of their circuits, and show that they can be constructed from information obtained by optimization of a small "representative" circuit, called a canonical configuration. We will then prove that this optimization also yields the same locally optimal one-bit full adders as direct optimization of large circuits.
Finally, we give experimental results which confirm this fact, and show the utility of this approach.

7. A class of circuits

We discuss a class of circuits consisting of one-bit full adders which have four nodes as shown in Fig. 3c. They are \( N_{\overline{G}} \), \( N_{\overline{C}} \), \( N_{\overline{S}} \), and \( N_{S} \), which yield the \textit{carry}, \textit{carry}, \textit{sum}, and \textit{sum} signals respectively. Note that there are inputs \( C_{i} \) and \( S_{i} \) to the nodes \( N_{\overline{C}} \) and \( N_{\overline{S}} \). The relations among nodes are shown in Fig. 7.

Next we define a class of circuits as follows:

\textbf{Definition} \( C_{FA} \equiv \{ C \mid \text{The circuit } C \text{ has the following three properties.} \} \)

1) The circuit \( C \) is an \( m \times n \) subarray of the two-dimensional infinite array of identical one-bit full adders shown in Fig. 8, for some \( m \) and \( n \).

2) The one-bit full adder cell used in the array is the random logic circuit shown in Fig. 3c. Note that the input \( A = a \cdot b \) is created from two other inputs \( \overline{a} \) and \( \overline{b} \) by a NOR circuit. The one-bit full adder is characterized by the circuit parameter \( \pi = (d_{a \cdot b}, d_{\overline{a}}, d_{\overline{b}}, d_{\overline{C}}, d_{\overline{S}}) \). Since we use identical one-bit full adders in the entire array as mentioned above, we regard the circuit parameter \( \pi \) of the one-bit full adder as the circuit parameter of the entire circuit \( C \).

3) The interconnection scheme of the one-bit full adders is shown in Fig. 9.

In Fig. 8 each cell is a one-bit full adder with coordinates \((x, y)\). We measure \( x \) to the left and \( y \) down, and \( A_{x,y} \) designates a cell located in position \((x, y)\). Each cell has two inputs \((S_{i}; \text{ the sum input and } C_{i}; \text{ the carry input})\) and two outputs \((S_{o}; \text{ the sum output and } C_{o}; \text{ the carry output})\) as shown in Fig. 9. Precisely speaking, \( A_{x,y} \) has two more inputs \( \overline{a} \) and \( \overline{b} \), as shown in Fig. 5b, but we do not include these inputs in our model because they will not appear in any critical path. In other words, we assume that two input \( \overline{a} \) and \( \overline{b} \) are available to any cell when a critical path reaches that cell. As shown in Fig. 9, the carry output \( C_{o} \) of \( A_{x,y} \) is propagated to the carry input of \( A_{x+1,y} \) while the sum output \( S_{o} \) of \( A_{x,y} \) is propagated to the sum input \( S_{i} \) of \( A_{x-1,y+1} \).

Here we analyze an \( n \times n \) multiplier which has \( n \) columns and \((n - 1)\) rows of full adders. Hence the \( n \times n \) multiplier corresponds to the rectangle bounded by the corner cells \( A_{0,0}, A_{n-1,0}, A_{n-1,n-2}, \) and \( A_{0,n-2} \) in Fig. 8.
8. Definition of critical paths

In this section we define a critical path between two cells in a circuit
\( C \in C_{FA} \) and analyze the behavior of signals on a critical path.

Suppose that a path \( \alpha \) exits the one-bit full adder cell \( A_{x,y} \). The path \( \alpha \)
exits the cell \( A_{x,y} \) from either the carry output \( C_o \) or the sum output \( S_o \) with high
or low signal. Hence in order to identify the state of the path \( \alpha \) at the exit of the
cell \( A_{x,y} \), we can use the representation \((A, a)\) where \( A \) is either carry or sum,
and \( a \) is either high or low. Let \((C, 0)\) denote the state in which a path exits
from the carry output with a low signal, and let \((C, 1), (S, 0), \) and \((S, 1)\) be
defined analogously. Then the behavior of the path \( \alpha \) can be represented by a
sequence of states. For example, the expression
\((C, 0) \rightarrow (C, 0) \rightarrow (S, 1) \rightarrow (S, 0)\) represents the path which exits \( A_{0,0} \) with
the low carry signal, exits \( A_{1,0} \) with the low carry signal, exits \( A_{2,0} \) with the high
sum signal, and finally exits \( A_{1,1} \) with the low sum signal as shown in Fig. 8. We
can thus represent the behavior of the path by the state transition diagram \( D \) as
shown in Fig. 10a. Note that in this diagram, the states \( C, D, S, \) and \( T \) are used
instead of \((C, 0), (C, 1), (D, 0), \) and \((D, 1)\) respectively.

Lemma 1 The state transition diagram \( D \) in Fig. 10a correctly describes the
behavior of the signal along any path in the array of Fig. 8.

Proof In Fig. 7, each time a path passes through a node, the signal on that path
changes from high (low) to low (high). For example, suppose we have a path
\( \alpha \) which exits from the carry output \( C_o \) with a high signal. The path \( \alpha \) must pass
through the nodes \( N_{C_o}^- \) and \( N_{C_i}^- \). Since a signal changes from low (high) to high
(low) when a path passes through a node, the \( C_o^- \) signal is low, and the input
on the path into the node \( N_{C_i}^- \) is high. Hence the state \((C, 1)\) can be reached
either from the state \((C, 1)\) or \((S, 1)\).

In the same way we can determine other state transitions. Note that a path
to the sum output \( S_o \) results from either \( N_{C_i}^- \rightarrow N_{S_o}^- \rightarrow N_{S_o} \) or \( N_{S_o}^- \rightarrow N_{S_o} \). □

From the above discussion, we can define a finite automaton \( M \) that
represents the state transitions along a path.

Definition The finite automaton \( M \) is defined as follows:

\[
M = (Q, \Sigma, \delta, q_0, F),
\]

where \( Q \) is the set of states, \( \Sigma \) is the alphabet, \( \delta \) is the state transition function,
\( q_0 \) is the initial state, and \( F \) is the set of final states.

\[
Q = \{q_0, C, D, S, T\},
\]

\[
\Sigma = \{c, d, s_0, s_1, t_0, t_1\}, \text{ and } F = Q,
\]
where the states $C$, $D$, $S$, and $T$ represent the states $(C, 0)$, $(C, 1)$, $(S, 0)$, and $(S, 1)$ respectively. The symbol $c$ ($d$) indicates the transition from the node $N_{C'}$ with a low (high) input to the node $N_{C}$ with a high (low) output, while the symbol $s_{0}$ ($t_{0}$) indicates the transition from the node $N_{S'}$ with a high (low) input to the node $N_{S}$ with a low (high) output. And the symbol $s_{1}$ ($t_{1}$) indicates the transition from the node $N_{S''}$ with a low (high) input to the node $N_{S''}$ with a low (high) output. The transition function $\delta$ is shown in Fig. 10a where $q_{0}$ and transitions from $q_{0}$ such as $\delta(q_{0}, c) = C$, $\delta(q_{0}, d) = D$, $\delta(q_{0}, s_{0}) = S$, and $\delta(q_{0}, t_{0}) = T$ are not shown.

Since we use the fixed one-bit full adder shown in Fig. 7, there is a fixed delay time associated with each state transition when the circuit parameter $\pi$ is fixed. Hence we can define a delay-time function $w$ as follows:

**Definition** Given a circuit parameter $\pi$ and a finite automaton $M = (Q, \Sigma, \delta, q_{0}, F)$ defined above, the delay-time function $w_{\pi}$ is defined as follows: $w_{\pi} : Q \times Q \to R$ such that $w_{\pi}(q_{1}, q_{2})$ is the delay time for calculating the corresponding output signal and propagating this signal when the transition $(q_{1}, q_{2})$ is in $\delta$. When the transition $(q_{1}, q_{2})$ is not defined in $\delta$, $w_{\pi}(q_{1}, q_{2})$ is not defined. We use $w$ instead of $w_{\pi}$ when a circuit parameter $\pi$ is fixed in the discussion. Since from the definition of the symbols, any transition with the same symbol has the same delay time, we also use the symbol to mean its delay time. Note that $s_{0} > s_{1}$ and $t_{0} > t_{1}$, since the transition from the node $N_{S'}$ to the node $N_{S''}$ is a part of the transition from the node $N_{S'}$ to the node $N_{S}$ through $N_{S''}$.

Let $L(M)$ be the language accepted by the finite automaton $M$. The language $L(M)$ corresponds to the set of all possible paths in our two-dimensional array. Let $L_{mn} = \{ \alpha \in L(M) \mid |\alpha|_{c} + |\alpha|_{d} = m, |\alpha|_{s_{0}} + |\alpha|_{s_{1}} + |\alpha|_{t_{0}} + |\alpha|_{t_{1}} = n \}$ where $|\alpha|_{a}$ indicates the number of times the symbol "a" in the string $\alpha$. Thus $L_{mn}$ corresponds to the set of paths from $A_{0,0}$ to $A_{m-n-1,m-1}$, or in another words, $L_{mn}$ is the set of paths that have $m$ carry stages and $n$ sum stages.

We use the notation $C_{FA,m,n}$ for representing the set of circuits $C \in C_{FA}$ whose critical paths are in $L_{mn}$. We define the delay-time function $w$ on a string in $L(M)$ as follows: Let $\alpha \in L(M)$ and $\alpha = a_{1}a_{2} \cdots a_{n}$ where $a_{i} \in \{c,d,s_{0},s_{1},t_{0},t_{1}\}$ for $1 \leq i \leq n$. Then $w(\alpha) = \sum_{i=1}^{n} w(a_{i})$.

We can now define a critical path in our terms.

**Definition** We call $\alpha \in L_{mn} \subseteq L(M)$ a critical path when $w(\alpha) \geq w(\beta)$ for all $\beta \in L_{mn}$. Define CPN as the set of all critical paths of all subcircuits in $C_{FA}$ and $CPN_{mn} = CPN \cap L_{mn}$. We say that two paths are equivalent when their
delay times are equal. When \( u(\alpha) < u(\beta) \) ( \( u(\alpha) > u(\beta) \), \( u(\alpha) = u(\beta) \)) for two path \( \alpha \) and \( \beta \), we denote that by \( \alpha <_w \beta \) ( \( \alpha >_w \beta \), \( \alpha =_w \beta \), respectively.

Our problem of finding a critical path in the \( m \times n \) multiplier then corresponds to the problem of finding a critical path from \( A_{0,0} \) to another cell \( A_{m-1,n-2} \), as shown in Section 7.

**Lemma 2** Every critical path of the \( n \times n \) multiplier has \( (2n - 3) \) carry calculation stages and \( (n - 1) \) sum calculation stages.

**Proof** Every time a sum signal appears in a path the \( y \)-coordinate increases by 1, while \( x \)-coordinate decreases by 1. Every time a carry signal appears in a path the \( x \)-coordinate increases by 1, while \( y \)-coordinate remains the same. Hence a path from the cell \( A_{0,0} \) with \( a_s \) sum stages and \( a_c \) carry stages reaches the cell \( A_{a_c-a_s,0} \). In the \( n \times n \) multiplier, a critical path starting from the cell \( A_{0,0} \) finally comes out of the cell \( A_{n-1,n-2} \) with the sum signal. Hence \( n - 1 = a_c - a_s \) and \( n - 2 = a_s \). Thus \( a_s = n - 1 + a_s = 2n - 3 \). Hence we proved that every critical path \( \alpha \) of the \( n \times n \) multiplier has \( (2n - 3) \) carry calculation stages, and \( (n - 2) \) sum calculation stages, plus another sum calculation in the cell \( A_{n-1,n-2} \).

\[\square\]

9. Analysis of critical paths

In Section 8, we saw that the behavior of the signals on the path can be described by the weighted state transition diagram M. In this section, we investigated the problem of finding the critical paths effectively, given the weighted state transition diagram.

Since the longest path between two nodes can be computed given the delay time of all paths between two nodes, we have the following theorem.

**Theorem 1** Given a fixed parameter \( \pi \) and the delay-time function \( w_\pi \): \( Q \times Q \to R \), we can effectively construct the set CPN.

We next describe a more practical way of constructing a critical path in \( L_{mn} \). We use \( R( a_1, a_2, \ldots, a_k ) \) to represent the pair \( (i, a_i) \) where \( a_i = \max( a_1, a_2, \ldots, a_k ) \); that is, \( R \) tells us which argument is maximum.

**Theorem 2** Given a circuit parameter \( \pi \), knowledge of

\[
R( c, d ), R( s_0, t_0 ), R( s_0 + t_0, s_0 + s_1, t_0 + t_1 ), \text{ and } \\
R( s_0 + t_0, 2s_1, 2t_1 )
\]

is both necessary and sufficient to construct a critical path in \( L_{mn} \) for \( m \geq 0 \) and \( n \geq 0 \).
We need the following lemmas to prove Theorem 2. The first lemma shows that we can simplify our finite automaton.

**Lemma 3** Let \( L \) be the set of strings accepted by the finite automaton \( M = ( Q, \Sigma, \delta, q_0, F ) \) defined in Section 8 and shown in Fig. 10a. Let \( L_1 \) be the set of strings accepted by the finite automaton \( M_1 = ( Q_1, \Sigma_1, \delta_1, q_0, F_1 ) \) shown in Fig. 10b, where \( Q_1 = \{ q_0, A, B \} \). \( F_1 = \{ A, B \} \), and \( \delta_1 \) is shown in Fig. 10b. Then \( L(M) = L(M_1) \).

**Proof** Use the state minimization algorithm in [24]. □

From now on, we will concentrate our attention on the reduced state automaton \( M_1 \). Next we will characterize the strings accepted by \( M_1 \).

**Lemma 4** Let \( E \) be the regular expression of the strings accepted by \( M_1 \). Then

\[
E = a_0a^*_1(t_0b_0s_0a^*_1 \epsilon + t_0) + b_0b^*_1(s_0a^*_1t_0a^*_1 \epsilon + s_0)
\]

where \( a_i = s_i + c, b_i = t_i + d \) for \( i = 0, 1 \) and \( \epsilon \) is the empty input.

**Proof** Let \( r_A \) ( \( r_B \) ) be the regular expressions of strings starting from and ending at state \( A \) ( \( B \) ). Then \( r_A = a^*_1(t_0b_0s_0a^*_1) \) and \( r_B = b^*_1(s_0a^*_1t_0a^*_1) \). Let \( E_A \) ( \( E_B \) ) be the regular expressions of strings accepted at state \( A \) ( \( B \) ). Then \( E_A = a_0r_A + b_0r_Bs_0 \) and \( E_B = b_0r_B + a_0r_At_0 \). Therefore \( E = E_A + E_B \) is the desired regular expression. □

**Definition** For two regular expressions \( E_1 \) and \( E_2 \), we define \( E_1 \sim E_2 \) iff for any \( e_1 \in E_1 \), \( e_2 \in E_2 \), there exists \( e_2 \in E_2 \) such that \( e_1 = e_2 \), that is, \( T(e_1) = T(e_2) \). We also use \( e_1 \sim e_2 \) when \( e_1 = e_2 \).

**Lemma 5** \( E \sim ( s_0t_0 + c_0 + ds_0 + s_0 + c + d )s_1^*c^*(s_0 + t_0)^*t_1d^* \).

**Proof** Note that for \( a, b \in \Sigma, (a + b)^* \prec a^*b^* \), \( ab \prec ba \). Hence \( a^*_1 \prec (s_1 + c)^* \prec s_1^*c^*, b^*_1 \prec (t_1 + d)^* \prec t_1^*d^* \), \( t_0b_0s_0a^*_1 \prec (s_0t_0)^*b^*_1 \), and \( (s_0a^*_1t_0)^* \prec (s_0t_0)^*a^*_1 \). From Lemma 4, we can obtain desired result. □

Let \( y_3 = \max(s_0 + t_0, s_0 + s_1, t_0 + t_1) \) and \( y_4 = \max(s_0 + t_0, 2s_1, 2t_1) \). Then define \( z_1, z_2, z_3, \) and \( z_4 \) as follows:

\[
z_1 = \max(c, d), \quad z_2 = \max(s_0, t_0),
\]

\[
z_3 = \begin{cases} s_0t_0 & \text{if } y_3 = s_0 + t_0 \\ s_0s_1 & \text{if } y_3 = s_0 + s_1 \\ t_0t_1 & \text{if } y_3 = t_0 + t_1 \end{cases}, \quad z_4 = \begin{cases} s_0s_0 & \text{if } y_4 = s_0 + t_0 \\ s_1^2 & \text{if } y_4 = 2s_1 \\ t_1^2 & \text{if } y_4 = 2t_1 \end{cases}
\]

**Lemma 6** Let \( \alpha \) be a critical path in \( L_{m,n} \). Then \( \alpha \leq \omega \)

\[
\alpha \leq \begin{cases} z_1z_2z_4^k & \text{if } n = 2k + 1 \\ z_1z_3z_4^{k-1} & \text{if } n = 2k \end{cases}
\]
Proof. Let $\beta$ be a path in $L_{m,n}$. From Lemma 5, $\beta \sim c^x d^y \gamma$ where $x_1 + x_2 = m$ and $\gamma \in (s_0 + t_0 + s_1 + t_1)^n$. Clearly, $\beta \leq w z_i^m \gamma = \max(c, d)^m \gamma$. Hence we only have to think about a critical path in $L_{0,n}$. Let $\beta$ be a path in $L_{0,n}$. From Lemma 5, $\beta \sim (s_0 t_0 + s_0 + t_0) s_1^x t_1^y (s_0 t_0)^z$.

We take the following two cases: 1) $n = 2k + 1$ and 2) $n = 2k$.

1) $n = 2k + 1$: $\beta \sim \gamma s_1^x t_1^y (s_0 t_0)^z$ where $\gamma \in (s_0 t_0 + s_0 + t_0)$.

1.a) If $\gamma = s_0 t_0$, then either $x_1$ or $x_2$ is odd. Without loss of generality, we assume that $x_1 = 2k_1 + 1$ and $x_2 = 2k_2$. Since $s_1 < w s_0, s_1^2 \leq w z_4, t_1^2 \leq w z_4, s_0 t_0 \leq w z_4$, and $s_0 \leq w z_2$, we have

$$\beta \sim s_0 t_0 s_1^{2k_1} t_1^{2k_2} (s_0 t_0)^z \leq w z_4 s_0 t_0 s_4^k z_4^k z_4^k \leq w z_2 z_4^k$$

1.b) If $\gamma = s_0$ or $t_0$, then $\beta \sim \gamma s_1^x t_1^y (s_0 t_0)^z$ and $x_1 \equiv x_2 \pmod{2}$. Note that $\gamma \leq w z_2$. If $x_1 = 2k_1 + 1$ and $x_2 = 2k_2 + 1$, then

$$\beta \sim \gamma s_1^{2k_1} t_1^{2k_2} (s_0 t_0)^z \leq w z_2 (s_0 t_0)^z s_4^k z_4^k z_4^k \leq w z_2 z_4^k.$$  

If $x_1 = 2k_1$ and $x_2 = 2k_2$, then $\beta \sim \gamma s_1^{2k_1} t_1^{2k_2} (s_0 t_0)^z \leq w z_2 z_4^k$.

Hence $\beta \leq z_2 z_4^k$.

2) $n = 2k$: $\beta \sim \gamma s_1^x t_1^y (s_0 t_0)^z$ where $\gamma \in (s_0 t_0 + s_0 s_1 + t_0 t_1 + s_0 t_1 + s_1 t_0)$.

Since $n = 2 + x_1 + x_2 + 2x_3$ is even, we know $x_1 \equiv x_2 \pmod{2}$. Since $s_0 t_1 \leq w s_0 t_0$ and $s_1 t_0 \leq w s_0 t_0$, we have $\beta \leq w z_3 s_1^x t_1^y (s_0 t_0)^z$. In the same way as in 1.b), $s_1^x t_1^y (s_0 t_0)^z \leq w z_4^{k-1}$. Thus $\beta \leq w z_3 z_4^{k-1}$.

Definition. A string $\beta \in \Sigma^*$ is said to be constructible when there exists a path $\alpha \in L(M_1)$ such that $\alpha \sim \beta$.

Lemma 7. For any integers $m \geq 0$ and $k \geq 1$, the strings $z_1^m z_2 z_4^k$ and $z_1^m z_4^{k-1}$ are constructible, and therefore the upper bounds in Lemma 6 are attained.

Proof. We will prove this for $n = 2k + 1$. The proof for $n$ even is similar. Without loss of generality, we assume that $z_2 = s_0$. Now we consider the constructibility of $z_2 z_4^k$. We will find a string $\alpha_{0,n} \in L_{0,n}$ such that $\alpha_{0,n} \sim z_2 z_4^k$. We have the following three cases for $z_4$:

1) $z_4 = s_0 t_0$: Let $\alpha_{0,n} = s_0 (t_0 s_0)^k \in L_{0,n}$. Then $\alpha_{0,n} \in L(M_1)$ and $\alpha_{0,n} \sim z_2 z_4^k$.

2) $z_4 = s_1^2$: Let $\alpha_{0,n} = s_0 s_1^{2k} \in L_{0,n}$. Then $\alpha_{0,n} \in L(M_1)$ and $\alpha_{0,n} \sim z_2 z_4^k$.

3) $z_4 = t_1^2$: Since $s_0 + t_0 \leq 2t_1 < t_0 + t_1$, we have $s_0 < t_1 < t_0$. However we assumed that $z_2 = \max(s_0, t_0) = s_0$. Thus this case does not happen.

From 1), 2), and 3) we showed that the string $z_2 z_4^k$ is constructible.
Now we prove that \( z_1^m z_2^k z_4^k \) is constructible. Let \( y_1 = s_0 c^m \) if \( z_1 = c \), or let \( y_1 = d^m s_0 \) if \( z_1 = d \). Let \( \alpha_{0, n} = s_0 y_2 \). Let \( \alpha = y_1 y_2 \). Here we know that \( \alpha \in L_{m, n} \) and \( \alpha \sim z_1^m z_2^k z_4^k \). Thus we proved that \( z_1^m z_2^k z_4^k \) is constructible.

The following example shows how to construct a critical path \( \beta \) in \( L_{10, 5} \) from knowledge of R-functions, given a fixed parameter \( \pi = (12, 16, 12, 8, 18) \). By computation we obtain a critical path \( \alpha = c c t o s_0 \) in \( L_{2, 2} \), \( w_c = 10.3 \) ns, \( w_{t o} = 18.7 \) ns, and \( w_{s_0} = 15.2 \) ns. Since \( w(c c t o s_0) \geq w(d d s_0 t_0) \), we have \( \max(c, d) = c \). Since \( c c t o s_0 \geq w c c t o t_1 \), we have \( s_0 + t_0 \geq t_0 + t_1 + 1 \). Since \( \max(s_0, t_0) = t_0 \), we know \( s_0 + t_0 \geq 2s_0 > 2s_1 \). Thus \( \max(s_0 + t_0, 2s_1, 2t_1) = s_0 + t_0 \) and \( \max(s_0 + t_0, s_0 + s_1, t_0 + t_1) = s_0 + t_0 \). Then from Lemma 7, we can construct a critical path \( \beta = c^10(t_0 s_0)^2 t_0 \in L_{10, 5} \) and calculate the delay time \( w(\beta) = 189.5 \) ns. In fact, actual computation shows that a critical path of \( L_{10, 5} \) is \( \gamma = c^7(t_0 s_0)^2 c^2(t_0 s_0) c t_0 \) and its delay time \( w(\gamma) = 189.3 \) ns. Note that the critical paths \( \gamma \) and \( \beta \) are equivalent in the sense that \( w(\beta) = w(\gamma) = 10c + 3t_0 + 2s_0 \).

**Lemma 8** Given a critical path \( \alpha \) in \( L_{1, 3} \), we know the values of the R-functions in Theorem 2.

**Proof** Let \( \alpha \) be a critical path in \( L_{1, 3} \): \( \alpha \sim \beta \gamma \) where \( \beta \in (c + d) \), and \( \gamma \in (s_0 + s_1 + t_0 + t_1)^3 \). Clearly \( \beta = \max(c, d) = z_1 \). Since \( s_0 s_1 t_0 < w s_0 t_0 s_0 \) and \( s_0 t_0 t_1 < w t_0 s_0 t_0 \), we have \( \gamma \sim (s_0 s_1^2 + s_0 t_0 s_0 + t_0 s_0 t_0 + t_0 t_1^2) \). Suppose \( \gamma \sim s_0 s_1^2 \). Then we can find the values of the R-functions in Theorem 2 as follows. Since \( s_0 s_1 s_1 \geq w s_0 s_0 s_0 \), we have \( s_0 + t_0 \leq 2s_1 < s_1 + s_0 \). Thus \( t_0 < s_1 < s_0 \). Hence \( \max(s_0, t_0) = s_0 \), \( \max(s_0 + t_0, s_0 + s_1, t_0 + t_1) = s_0 + s_1 \) and \( \max(s_0 + t_0, 2s_1, 2t_1) = 2s_1 \). We can also compute the R-functions in the other cases as above.

Now we prove Theorem 2.

**Proof of Theorem 2** Suppose we know the values of R-functions in Theorem 2. From Lemma 7, there is a path \( \beta \) in \( L_{m, n} \) such that

\[
\beta \sim \begin{cases} 
  z_1^m z_2^k z_4^k & \text{if } n = 2k + 1 \\
  z_1^m z_3^k z_4^{k-1} & \text{if } n = 2k 
\end{cases}
\]

From Lemma 6, the delay time of the path \( \beta \) is worse than any path in \( L_{m, n} \). This means that the path \( \beta \) itself is a critical path. Conversely, we can find the desired R-functions from a critical path in \( L_{1, 3} \) from Lemma 8.

From Theorem 2 and Lemma 8, we have found a new way to implement our critical-path optimization method, as shown in Fig. 11. By analyzing the small configuration (the circuit in \( C_{FA, 1, 3} \)), we can avoid analyzing the entire circuit. This means that our optimization workload will be reduced significantly when the circuit is large.
10. A canonical configuration for the $n \times n$ multiplier

Although we found an effective way of computing a critical path of $L_{mn}$ and its delay time, we still have a major question left. That is, does there exist an effective way to find a locally optimal parameter for the large $n \times n$ multiplier? In this section we prove that the answer to the question is yes and, furthermore, we will show a stronger result by introducing the idea of the canonical configuration.

**Definition** A circuit $CC \in C_{FA}$ is called the canonical configuration of the $n \times n$ multiplier iff the optimization of $CC$ yields the same parameters as the optimization of the $n \times n$ multiplier, for all sufficiently large $n$.

We now consider the following problem:

**Problem 1** Is there a canonical configuration $CC$ of the $n \times n$ multiplier? If a $CC$ exists, what is it? How can it be found?

Let $T_{\pi}(n)$ denote the delay time of the critical path of the $n \times n$ multiplier given a circuit parameter $\pi$. We use $T(n)$ instead of $T_{\pi}(n)$ when $\pi$ is fixed in the discussion. We can now give an explicit formula $T_{\pi}(n)$ for the $n \times n$ multiplier.

**Theorem 3** Given a circuit parameter $\pi$, then $T_{\pi}(n)$ can be represented as follows:

$$T_{\pi}(n) = kx_1 + x_2,$$

where $k = \lfloor n/2 \rfloor - 1$,

$$x_1 = 4 \max( c, d ) + \max( t_0 + s_0, 2s_1, 2t_1 )$$

$$x_2 = \begin{cases} \max( c, d ) + \max( t_0, s_0 ) & \text{if } n = 2k \\ 3 \max( c, d ) + \max( t_0 + s_0, s_0 + s_1, t_0 + t_1 ) & \text{if } n = 2k + 1 \end{cases}$$

**Proof** Let $z_1$, $z_2$, $z_3$, and $z_4$ be as defined in Section 9. From Lemma 2, a critical path $\alpha$ of $n \times n$ multiplier is in $L_{2n-3, n-1}$. And from Lemma 6, we know that

$$\alpha \sim \begin{cases} z_1^{2n-3} z_2 z_4^k & \text{if } n-1 = 2k+1, \quad n = 2k+2 \\ z_1^{2n-3} z_3 z_4^{k-1} & \text{if } n-1 = 2k, \quad \text{or } n = 2k+1 \end{cases}$$

$$\alpha \sim \begin{cases} z_1^{4k-3} z_2 z_4^{k-1} & \text{if } n = 2k \\ z_1^{4k-1} z_3 z_4^{k-1} & \text{if } n = 2k+1 \end{cases}$$

Thus,

$$\alpha \sim \begin{cases} (z_1 z_4)^k - 1 (z_1 z_2) & \text{if } n = 2k \\ (z_1 z_4)^k - 1 (z_1^2 z_3) & \text{if } n = 2k+1 \end{cases}$$

Note that $k = \lfloor n/2 \rfloor - 1$. \hfill $\Box$
Corollary 1 Given a circuit parameter $\pi$, then $T_\pi(n)$ is asymptotically proportional to $n$.

Proof This is clear from Eq. (1). □

In fact, from Table 4 in Section 5, we can obtain empirically the formula $T_{\pi_1} = 40(n-1)$ when $\pi_1 = (4, 16, 8, 8)$.

Corollary 2 The circuit $C_1 \in C_{FA, 4, 2}$ shown in Fig. 12 is a canonical configuration of the $n \times n$ multiplier. The critical path of $C_1$ has four carry stages and two sum stages.

Proof From Theorem 3, we have $T(n) = \alpha_{4, 2} \lfloor n/2 \rfloor + \beta$, where $\alpha_{4, 2}$ is the delay time of four carry stages and two sum stages and $\beta$ is the constant delay time. Hence an optimal parameter of $L_{4, 2}$ is, asymptotically for large $n$, also an optimal parameter of $L_{\text{max}}$. □

From Lemma 2 in Section 7, there are $(2n - 3)$ carry stages and $(n - 1)$ sum stages in any critical path of the $n \times n$ multiplier. Thus we might expect that the circuit $C_0 \in C_{FA, 2, 1}$, whose critical path has two carry stages and one sum stage, is a canonical configuration of the $n \times n$ multiplier. However, as we saw in this section, the circuit $C_1 \in C_{FA, 4, 2}$ is a canonical configuration, but the circuit $C_0 \in C_{FA, 2, 1}$ is not a canonical configuration. The reason is that optimization of the circuit $C_0$ cannot determine $\text{max}(s_0 + t_0, 2s_1, 2t_1)$.

11. The optimization of a subcircuit

In this section, we optimize the two circuits $C_0$ and $C_1$ discussed in the previous section, verifying that the circuit $C_1$ works well as a canonical configuration, but the circuit $C_0$ does not. The circuit $C_1$ is indicated by a solid line in Fig. 12, while the circuit $C_0$ is indicated by a dotted line. The critical path from cell $A_{0,0}$ to cell $A_{2,2}$ is analyzed for $C_1$ in Fig. 12, while the critical path from cell $A_{0,0}$ to cell $A_{1,1}$ is analyzed for $C_0$.

Table 6 shows which parameters are locally optimal for m33, m44, m88, m1010, $C_0$ and $C_1$. The symbol $\times$ indicates a local optimum. The same set of 11 random initial parameters were used for each circuit, and only these 5 distinct local optima were obtained.

The most important result is that every local optimum of m88 and m1010 is also a local optimum of $C_1$. This is not true for $C_0$, nor is it true for the smaller circuits m33 and m44. Thus we can say that the circuit $C_1$ is indeed appropriate as a representative subcircuit of the $n \times n$ multiplier. In this way, Corollary 2 in Section 9 is confirmed very well by numerical experiments.
<table>
<thead>
<tr>
<th></th>
<th>$\pi_1$</th>
<th>$\pi_2$</th>
<th>$\pi_3$</th>
<th>$\pi_4$</th>
<th>$\pi_5$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_0$</td>
<td>×</td>
<td></td>
<td></td>
<td></td>
<td>×</td>
</tr>
<tr>
<td>$C_1$</td>
<td>×</td>
<td>×</td>
<td></td>
<td>×</td>
<td></td>
</tr>
<tr>
<td>m1010</td>
<td>×</td>
<td>×</td>
<td></td>
<td>×</td>
<td></td>
</tr>
<tr>
<td>m88</td>
<td>×</td>
<td>×</td>
<td></td>
<td>×</td>
<td></td>
</tr>
<tr>
<td>m44</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td></td>
</tr>
<tr>
<td>m33</td>
<td>×</td>
<td>×</td>
<td>×</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 6. Locally optimal parameters for each circuit

12. Conclusions

We have described a general approach for sizing the transistors in a cell that is embedded in a regular array, using local search along the critical path. The simplest, most regular array multiplier structure was used as an example, with delay time (not throughput) as a criterion. No attempt was made to incorporate intermediate clocking, precharging, or superbuffers.

We quickly encountered the problem that the running time of the optimization increases rapidly when we increase the size of the multiplier. We therefore tried to make our optimization method more practical by making use of the circuit’s regularity and developed what we call the canonical configuration method. In this method we locally optimize the small circuit $C_1$ instead of the entire circuit. We showed how to extract this canonical configuration $C_1$ for the $n \times n$ multiplier, and gave experimental results that illustrate the savings offered by this method.

The following problems are the subject of future investigation: Do there exist canonical configurations in more general regular arrays? If the canonical configuration exits for some regular array, how can we extract it?

References


Figure 1. Critical-path optimization
Figure 2.
Detailed flowchart of the critical-path optimization method
Figure 3a. Circuit diagram of the PLA
Figure 3b. Circuit diagram of the Data Selector
Figure 3c. Circuit diagram of the Random Logic circuit
Figure 4.
The P-T trade off curves of one-bit full adder circuits
Figure 5a. 4 by 4 multiplier
Figure 5b. One-bit full adder cell

Figure 5c. AND cell
Figure 6.
The P-T trade off curves of multipliers
Figure 7.
The nodes in the one-bit full adder
Figure 8.
Two-dimensional array of one-bit full adders

Figure 9.
The basic cells and the interface rule
Figure 10a.
State transition diagram along a critical-path
Figure 10b.
Minimized state transition diagram
Figure 11.
New implementation of the critical-path optimization method
Figure 12. The circuits $C_0$ and $C_1$