# Princeton University COS 217: Introduction to Programming Systems A Subset of IA-32 Assembly Language

### Instruction Operands

#### **Immediate Operands**

**Syntax**: *\$i* **Semantics**: Evaluates to *i*. Note that *i* could be a label...

Syntax: *\$labe1* Semantics: Evaluates to the memory address denoted by *label*.

#### **Register Operands**

Syntax: rSemantics: Evaluates to reg[*r*], that is, the contents of register *r*.

#### **Memory Operands**

Syntax: disp(%base, %index, scale)

#### Semantics:

*disp* is a literal or label. *base* is a general-purpose register. *index* is any general purpose register except EBP. *scale* is the literal 1, 2, 4, or 8.

One of *disp*, *base*, or *index* is required. All other fields are optional.

Evaluates to the contents of memory at a certain address. The address is computed using this formula:

reg[base] + (reg[index] \* scale) + disp

The default *disp* is 0. The default *scale* is 1. If *base* is omitted, then reg[*base*] evaluates to 0. If *index* is omitted, then reg[*index*] evaluates to 0.

## Commonly Used Memory Operands

| Syntax       | Semantics                                                                          | Description                                                                                                                                                                                                            |
|--------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| label        | disp: <i>label</i><br>base: (none)<br>index: (none)<br>scale: (none)               | <b>Direct Addressing</b> . The contents of memory at a certain address. The offset of that address is denoted by <i>label</i> .                                                                                        |
|              | mem[0+(0*0)+ <i>label</i> ]<br>mem[ <i>label</i> ]                                 | Often used to access a long, word, or byte in the <b>bss</b> , <b>data</b> , or <b>rodata</b> section.                                                                                                                 |
| (%r)         | <pre>disp: (none) base: r index: (none) scale: (none)</pre>                        | <b>Indirect Addressing</b> . The contents of memory at a certain address. The offset of that address is the contents of register $r$ .                                                                                 |
|              | <pre>mem[reg[r]+(0*0)+0] mem[reg[r]]</pre>                                         | Often used to access a long, word, or byte in the <b>stack</b> section.                                                                                                                                                |
| i(%r)        | disp: <i>i</i><br>base: <i>r</i><br>index: (none)<br>scale: (none)                 | <b>Base-Pointer Addressing</b> . The contents of memory at a certain address. The offset of that address is the sum of <i>i</i> and the contents of register <i>r</i> .                                                |
|              | <pre>mem[reg[r]+(0*0)+i] mem[reg[r]+i]</pre>                                       | Often used to access a long, word, or byte in the <b>stack</b> section.                                                                                                                                                |
| label(%r)    | <pre>disp: labe1 base: r index: (none) scale: (none) mem[reg[r]+(0*0)+labe1]</pre> | <b>Indexed Addressing</b> . The contents of memory at a certain address. The offset of that address is the sum of the address denoted by <i>label</i> and the contents of register $r$ .                               |
|              | mem[reg[r]+label]                                                                  | Often used to access an array of bytes (characters) in the <b>bss</b> , <b>data</b> , or <b>rodata</b> section.                                                                                                        |
| label(,%r,i) | <pre>disp: label base: (none) index: r scale: i mem[0+(reg[r]*i)+label]</pre>      | <b>Indexed Addressing</b> . The contents of memory at a certain address. The offset of that address is the sum of the address denoted by <i>label</i> , and the contents of register <i>r</i> multiplied by <i>i</i> . |
|              | <pre>mem[(reg[r]*i)+label]</pre>                                                   | Often used to access an array of longs or words in the <b>bss</b> , <b>data</b> , or <b>rodata</b> section.                                                                                                            |

### Assembler Mnemonics

Key:

src: a source operanddest: a destination operandI: an immediate operandR: a register operandM: a memory operandlabel: a label operand

For each instruction, at most one operand can be a memory operand.

| Syntax                               | Semantics (expressed using C-like syntax)                                | Description                                                                                                                                                    |
|--------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      |                                                                          |                                                                                                                                                                |
| Data Transfer                        |                                                                          |                                                                                                                                                                |
|                                      |                                                                          |                                                                                                                                                                |
| <pre>mov{l,w,b} srcIRM, destRM</pre> | dest = src;                                                              | Move. Copy src to dest.                                                                                                                                        |
| <pre>push{l,w} srcIRM</pre>          | reg[ESP] = reg[ESP] - {4,2};<br>mem[reg[ESP]] = <i>src;</i>              | <b>Push</b> . Push <i>src</i> onto the stack.                                                                                                                  |
| pop{1,w} destRM                      | <pre>dest = mem[reg[ESP]];<br/>reg[ESP] = reg[ESP] + {4,2};</pre>        | <b>Pop</b> . Pop from the stack into <i>dest</i> .                                                                                                             |
| <pre>lea{1,w} srcM, destR</pre>      | dest = &src                                                              | <b>Load Effective Address</b> . Assign the address of <i>src</i> to <i>dest</i> .                                                                              |
| cltd                                 | <pre>reg[EDX:EAX] = reg[EAX];</pre>                                      | <b>Convert Long to Double Register</b> . Sign<br>extend the contents of register EAX into<br>the register pair EDX:EAX, typically in<br>preparation for idivl. |
| cwtd                                 | <pre>reg[DX:AX] = reg[AX];</pre>                                         | <b>Convert Word to Double Register.</b> Sign<br>extend the contents of register AX into the<br>register pair DX:AX, typically in<br>preparation for idivw.     |
| cbtw                                 | <pre>reg[AX] = reg[AL];</pre>                                            | <b>Convert Byte to Word.</b> Sign extend the contents of register AL into register AX, typically in preparation for idivb.                                     |
| leave                                | Equivalent to:<br>movl %ebp, %esp<br>popl %ebp                           | Pop a stack frame in preparation for <b>leaving</b> a function                                                                                                 |
| Arithmetic                           |                                                                          |                                                                                                                                                                |
|                                      |                                                                          |                                                                                                                                                                |
| add{1,w,b} srcIRM, destRM            | dest = dest + src;                                                       | Add. Add src to dest.                                                                                                                                          |
| <pre>sub{l,w,b} srcIRM, destRM</pre> | dest = dest - src;                                                       | Subtract. Subtract <i>src</i> from <i>dest</i> .                                                                                                               |
| <pre>inc{l,w,b} destRM</pre>         | dest = dest + 1;                                                         | Increment. Increment <i>dest</i> .                                                                                                                             |
| $dec\{1,w,b\}$ destRM                | dest = dest - 1;                                                         | Decrement. Decrement <i>dest</i> .                                                                                                                             |
| neg{l,w,b} destRM                    | dest = -dest;                                                            | Negate. Negate <i>dest</i> .                                                                                                                                   |
| imull <i>srcRM</i>                   | <pre>reg[EDX:EAX] = reg[EAX]*src;</pre>                                  | <b>Signed Multiply</b> . Multiply the contents of register EAX by <i>src</i> , and store the product in registers EDX:EAX.                                     |
| imulw <i>srcRM</i>                   | <pre>reg[DX:AX] = reg[AX]*src;</pre>                                     | <b>Signed Multiply</b> . Multiply the contents of register AX by <i>src</i> , and store the product in registers DX:AX.                                        |
| imulb srcRM                          | <pre>reg[AX] = reg[AL]*src;</pre>                                        | <b>Signed Multiply</b> . Multiply the contents of register AL by <i>src</i> , and store the product in AX.                                                     |
| idivl <i>srcRM</i>                   | <pre>reg[EAX] = reg[EDX:EAX]/src;<br/>reg[EDX] = reg[EDX:EAX]%src;</pre> | <b>Signed Divide</b> . Divide the contents of registers EDX:EAX by <i>src</i> , and store the quotient in register EAX and the remainder in register EDX.      |

| idivw <i>srcRM</i>                                | <pre>reg[AX] = reg[DX:AX]/src;</pre>                                                                          | <b>Signed Divide</b> . Divide the contents of                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                   | <pre>reg[DX] = reg[DX:AX]%src;</pre>                                                                          | registers DX:AX by <i>src</i> , and store the quotient in register AX and the remainder                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   |                                                                                                               | in register DX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| idivb srcRM                                       | reg[AL] = reg[AX]/src;                                                                                        | Signed Divide. Divide the contents of                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                   | reg[AH] = reg[AX]%src;                                                                                        | register AX by <i>src</i> , and store the quotient                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                   |                                                                                                               | in register AL and the remainder in                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                   |                                                                                                               | register AH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| mull srcRM                                        | <pre>reg[EDX:EAX] = reg[EAX]*src;</pre>                                                                       | Unsigned Multiply. Multiply the contents                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                   |                                                                                                               | of register EAX by <i>src</i> , and store the                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| mulw srcRM                                        | <pre>reg[DX:AX] = reg[AX]*src;</pre>                                                                          | product in registers EDX:EAX.<br><b>Unsigned Multiply</b> . Multiply the contents                                                                                                                                                                                                                                                                                                                                                                                                             |
| Mulw SICRM                                        | reg[Dx:Ax] = reg[Ax] sici                                                                                     | of register AX by <i>src</i> , and store the                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                   |                                                                                                               | product in registers DX:AX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| mulb srcRM                                        | <pre>reg[AX] = reg[AL]*src;</pre>                                                                             | <b>Unsigned Multiply</b> . Multiply the contents                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                   |                                                                                                               | of register AL by <i>src</i> , and store the product                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                   |                                                                                                               | in AX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| divl <i>srcRM</i>                                 | <pre>reg[EAX] = reg[EDX:EAX]/src;</pre>                                                                       | Unsigned Divide. Divide the contents of                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | <pre>reg[EDX] = reg[EDX:EAX]%src;</pre>                                                                       | registers EDX:EAX by <i>src</i> , and store the                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                   |                                                                                                               | quotient in register EAX and the remainder in register EDX.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| divw srcRM                                        | <pre>req[AX] = req[DX:AX]/src;</pre>                                                                          | <b>Unsigned Divide</b> . Divide the contents of                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                   | reg[DX] = reg[DX:AX]%src;                                                                                     | registers DX:AX by <i>src</i> , and store the                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                   |                                                                                                               | quotient in register AX and the remainder                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                   |                                                                                                               | in register DX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| divb <i>srcRM</i>                                 | <pre>reg[AL] = reg[AX]/src;</pre>                                                                             | Unsigned Divide. Divide the contents of                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | <pre>reg[AH] = reg[AX]%src;</pre>                                                                             | register AX by <i>src</i> , and store the quotient                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                   |                                                                                                               | in register AL and the remainder in register AH.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                   |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                   |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bitwise                                           |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                   |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| and{l,w,b} <i>srcIRM</i> , <i>destRM</i>          | dest = dest & src;                                                                                            | And. Bitwise and src into dest.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| or{1,w,b} srcIRM, destRM                          | dest = dest   src;                                                                                            | Or. Bitwise or <i>src</i> nito <i>dest</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <pre>xor{l,w,b} srcIRM, destRM</pre>              | dest = dest ^ src;                                                                                            | <b>Exclusive Or</b> . Bitwise exclusive or <i>src</i> into <i>dest</i> .                                                                                                                                                                                                                                                                                                                                                                                                                      |
| not{l,w,b} <i>destRM</i>                          | dest = ~dest;                                                                                                 | Not. Bitwise not <i>dest</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <pre>sal{l,w,b} srcIR, destRM</pre>               | dest = dest << src;                                                                                           | <b>Shift Arithmetic Left</b> . Shift <i>dest</i> to the left <i>src</i> bits, filling with zeros.                                                                                                                                                                                                                                                                                                                                                                                             |
| <pre>sar{l,w,b} srcIR, destRM</pre>               | dest = dest >> src;                                                                                           | Shift Arithmetic Right. Shift <i>dest</i> to the                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                   |                                                                                                               | right <i>src</i> bits, sign extending the number.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <pre>shl{l,w,b} srcIR, destRM</pre>               | (Same as sal)                                                                                                 | Shift Left. (Same as sal.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <pre>shr{l,w,b} srcIR, destRM</pre>               | (Same as sar)                                                                                                 | Shift Right. Shift <i>dest</i> to the right <i>src</i> bits,                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                   |                                                                                                               | filling with zeros.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Control Transfer                                  |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Control Transfer                                  |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <pre>cmp{l,w,b} srcIRM1,srcRM2</pre>              | reg[EFLAGS] =                                                                                                 | <b>Compare</b> . Compare <i>src2</i> with <i>src1</i> , and                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                   | srcRM2 compared with srcIRM1                                                                                  | set the condition codes in the EFLAGS                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                   |                                                                                                               | register accordingly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                   |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| jmp label                                         | reg[EIP] = <i>label;</i>                                                                                      | Jump. Jump to <i>label</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| jmp label<br>j{e,ne} label                        | if (reg[EFLAGS] appropriate)                                                                                  | Conditional Jump. Jump to <i>label</i> iff the                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                   | -                                                                                                             | <b>Conditional Jump</b> . Jump to <i>label</i> iff the condition codes in the EFLAGS register                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                   | if (reg[EFLAGS] appropriate)                                                                                  | <b>Conditional Jump</b> . Jump to <i>label</i> iff the condition codes in the EFLAGS register indicate an equality or inequality                                                                                                                                                                                                                                                                                                                                                              |
|                                                   | if (reg[EFLAGS] appropriate)                                                                                  | <b>Conditional Jump</b> . Jump to <i>label</i> iff the condition codes in the EFLAGS register indicate an equality or inequality (respectively) relationship between the                                                                                                                                                                                                                                                                                                                      |
| j{e,ne} <i>label</i>                              | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label;</pre>                                                   | <b>Conditional Jump</b> . Jump to <i>label</i> iff the condition codes in the EFLAGS register indicate an equality or inequality (respectively) relationship between the most recently compared numbers.                                                                                                                                                                                                                                                                                      |
|                                                   | if (reg[EFLAGS] appropriate)                                                                                  | <b>Conditional Jump</b> . Jump to <i>label</i> iff the condition codes in the EFLAGS register indicate an equality or inequality (respectively) relationship between the                                                                                                                                                                                                                                                                                                                      |
| j{e,ne} <i>label</i>                              | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label; if (reg[EFLAGS] appropriate)</pre>                      | Conditional Jump. Jump to <i>label</i> iff the<br>condition codes in the EFLAGS register<br>indicate an equality or inequality<br>(respectively) relationship between the<br>most recently compared numbers.<br>Signed Conditional Jump. Jump to <i>label</i><br>iff the condition codes in the EFLAGS<br>register indicate a less than, less than or                                                                                                                                         |
| j{e,ne} <i>label</i>                              | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label; if (reg[EFLAGS] appropriate)</pre>                      | Conditional Jump. Jump to <i>label</i> iff the<br>condition codes in the EFLAGS register<br>indicate an equality or inequality<br>(respectively) relationship between the<br>most recently compared numbers.<br>Signed Conditional Jump. Jump to <i>label</i><br>iff the condition codes in the EFLAGS<br>register indicate a less than, less than or<br>equal to, greater than, or greater than or                                                                                           |
| j{e,ne} <i>label</i>                              | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label; if (reg[EFLAGS] appropriate)</pre>                      | Conditional Jump. Jump to <i>label</i> iff the<br>condition codes in the EFLAGS register<br>indicate an equality or inequality<br>(respectively) relationship between the<br>most recently compared numbers.<br>Signed Conditional Jump. Jump to <i>label</i><br>iff the condition codes in the EFLAGS<br>register indicate a less than, less than or<br>equal to, greater than, or greater than or<br>equal to (respectively) relationship                                                   |
| j{e,ne} <i>label</i>                              | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label; if (reg[EFLAGS] appropriate)</pre>                      | Conditional Jump. Jump to <i>label</i> iff the<br>condition codes in the EFLAGS register<br>indicate an equality or inequality<br>(respectively) relationship between the<br>most recently compared numbers.<br>Signed Conditional Jump. Jump to <i>label</i><br>iff the condition codes in the EFLAGS<br>register indicate a less than, less than or<br>equal to, greater than, or greater than or<br>equal to (respectively) relationship<br>between the most recently compared             |
| j{e,ne} <i>label</i><br>j{l,le,g,ge} <i>label</i> | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label;  if (reg[EFLAGS] appropriate)   reg[EIP] = label;</pre> | Conditional Jump. Jump to <i>label</i> iff the<br>condition codes in the EFLAGS register<br>indicate an equality or inequality<br>(respectively) relationship between the<br>most recently compared numbers.<br>Signed Conditional Jump. Jump to <i>label</i><br>iff the condition codes in the EFLAGS<br>register indicate a less than, less than or<br>equal to, greater than, or greater than or<br>equal to (respectively) relationship<br>between the most recently compared<br>numbers. |
| j{e,ne} <i>label</i>                              | <pre>if (reg[EFLAGS] appropriate)   reg[EIP] = label; if (reg[EFLAGS] appropriate)</pre>                      | Conditional Jump. Jump to <i>label</i> iff the<br>condition codes in the EFLAGS register<br>indicate an equality or inequality<br>(respectively) relationship between the<br>most recently compared numbers.<br>Signed Conditional Jump. Jump to <i>label</i><br>iff the condition codes in the EFLAGS<br>register indicate a less than, less than or<br>equal to, greater than, or greater than or<br>equal to (respectively) relationship<br>between the most recently compared             |

|                   |                                                                                             | or equal to, above, or above or equal to<br>(respectively) relationship between the<br>most recently compared numbers. |
|-------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| call <i>label</i> | <pre>reg[ESP] = reg[ESP] - 4;<br/>mem[reg[ESP]] = reg[EIP];<br/>reg[EIP] = label;</pre>     | <b>Call</b> . Call the function that begins at <i>label</i> .                                                          |
| call *srcR        | <pre>reg[ESP] = reg[ESP] - 4;<br/>mem[reg[ESP]] = reg[EIP];<br/>reg[EIP] = reg[srcR];</pre> | <b>Call</b> . Call the function whose address is in <i>src</i> .                                                       |
| ret               | <pre>reg[EIP] = mem[reg[ESP]];<br/>reg[ESP] = reg[ESP] + 4;</pre>                           | <b>Return</b> . Return from the current function.                                                                      |
| int <i>srcIRM</i> | Generate interrupt number src                                                               | Interrupt. Generate interrupt number src.                                                                              |

# Assembler Directives

| Syntax                        | Description                                                                                                                                                               |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| label:                        | Record the fact that <i>label</i> marks the current location within the current section                                                                                   |
| .section ".sectionname"       | Make the sectionname section the current section                                                                                                                          |
| .skip <i>n</i>                | Skip <i>n</i> bytes of memory in the current section                                                                                                                      |
| .align <i>n</i>               | Skip as many bytes of memory in the current section as necessary so the current location is evenly divisible by $n$                                                       |
| .byte bytevalue1, bytevalue2, | Allocate one byte of memory containing <i>bytevalue1</i> , one byte of memory containing <i>bytevalue2</i> , in the current section                                       |
| .word wordvalue1, wordvalue2, | Allocate two bytes of memory containing <i>wordvalue1</i> , two<br>bytes of memory containing <i>wordvalue2</i> , in the current<br>section                               |
| .long longvalue1, longvalue2, | Allocate four bytes of memory containing <i>longvalue1</i> , four bytes of memory containing <i>longvalue2</i> , in the current section                                   |
| .ascii "string1", "string2",  | Allocate memory containing the characters from <i>string1</i> , <i>string2</i> , in the current section                                                                   |
| .asciz "string1", "string2",  | Allocate memory containing <i>string1</i> , <i>string2</i> ,, where each string is NULL terminated, in the current section                                                |
| .string "string1", "string2", | (Same as .asciz)                                                                                                                                                          |
| .globl label1, label2,        | Mark label1, label2, so they are available to the linker                                                                                                                  |
| .equ name, expr               | Define <i>name</i> as a symbolic alias for <i>expr</i>                                                                                                                    |
| .lcomm label, n [,align]      | Allocate <i>n</i> bytes, marked by <i>label</i> , in the bss section [and align the bytes on an <i>align</i> -byte boundary]                                              |
| .comm label, n, [,align]      | Allocate <i>n</i> bytes, marked by <i>label</i> , in the bss section, mark label so it is available to the linker [and align the bytes on an <i>align</i> -byte boundary] |
| .type label,@function         | Mark <i>label</i> so the linker knows that it denotes the beginning of a function                                                                                         |

Copyright © 2006 by Robert M. Dondero, Jr.